Asrani, Lit (2012) Network Partitioning & IP Placement in Network-on-Chip (NoC) : M/M/1/B Markov Chain Modelling. LAP LAMBERT Academic Publishing. ISBN 978-3659126499
PDF
Network.pdf Download (16MB) |
Abstract
Among the hardest problem in Networks-on-Chip (NoC) design is to customize the topological structure of the on-chip network in order to fulfill application demand on minimal possible cost. The area cost of NoC is cut down by using Network Partitioning methods where it splits the large network into smaller division. The enhancement in area cost is reached by trimming both router area and the number of global links. From the performance context, Multi-Level Network Partitioning offers a better solution by implemented the concept of clustering. This can be done by putting those heavily communicated cores into the same portion. Therefore, the average internode distances could be minimized. This directly imply a better performance due its to shortest path. For evaluation purpose, some performance metrics are employed which are throughputs, average queue size, probability of packet lost and waiting time. As validation, the proposed technique is experimented with various real System-on-Chip (SoC) applications as case studies.
Item Type: | Book |
---|---|
Uncontrolled Keywords: | Networks-on-Chip (NoC), Network Partitioning, System-on-Chip (SoC), global links. |
Subjects: | Q Science > QA Mathematics > QA75 Electronic computers. Computer science |
Divisions: | Academic Faculties, Institutes and Centres > Faculty of Engineering Faculties, Institutes, Centres > Faculty of Engineering |
Depositing User: | Lit |
Date Deposited: | 11 Apr 2023 07:36 |
Last Modified: | 12 Apr 2023 02:46 |
URI: | http://ir.unimas.my/id/eprint/41652 |
Actions (For repository members only: login required)
View Item |